Sr. Digital Implementation Engineer at Alif Semiconductor | Torre

Sr. Digital Implementation Engineer

You’ll define groundbreaking AI/ML solutions and pioneer the future of IoT.
Emma highlights
This highlight was written by Emma’s AI. Ask Emma to edit it.
Full-time

Legal agreement: Employment

Provide your expected compensation while applying
location_on
Irvine, CA, USA
skeleton-gauges
You have opted out of job matches in .
To undo this, go to the 'Skills and Interests' section of your preferences.
Review preferences
Posted 6 months ago

Requirements and responsibilities


Job DescriptionAlif Semiconductor is revolutionizing the way secure connected AI-enabled embedded solutions are created. We are looking for motivated individuals who want to be involved in a fast-paced environment with cutting-edge technology.You will be responsible for creating turn-key solutions to support cutting-edge Cellular IoT device. This is a unique opportunity to define a groundbreaking new system with few legacy constraints. As a Sr. Digital Implementation Engineer, you will own the netlist delivery (to Physical Design) of various blocks and chip top level by ensuring the integrity and quality of the RTL database and robust hand-off methodology. This position requires expert knowledge of ASIC synthesis flow (including STA/DFT and IP integration).Additional ResponsibilitiesRun complete synthesis flowDefine and document synthesis (including DFT insertion) methodology and scripts/flowsUPF flow for defining power intent (at block and chip level)RTL and Netlist hand-off checks (LEC)Interface with Physical Design for floor-planning and timing closureAssist with design partitioning and floorplan.Analyze STA results and facilitate RTL changes and Timing ECOs with front-end and back-end teamsRequired QualificationsSignificant experience with ASIC Synthesis Flow, Constraint Generation/Validation and Timing ClosureFamiliarity with DFT (Tessent) and back-end (Cadence) tools Hands-on experience with digital logic synthesis for power and area optimizationExperience in low power design issues, tools, and methodology including UPF power intent specificationProficient in Verilog/SV/Tcl/Perl/PythonHighly motivated to debug and resolve CAD tool flow issuesSelf-starter with good analytical, problem solving and communication skillsBachelor’s degree in Electrical Engineering, a related discipline, or equivalent experience.Preferred QualificationsStrong expertise with Design Compiler or Genus.Experience with IP integrationExperience with Synthesis, LEC, DFT, BISTExperience with Cadence Timing and ECO FlowExperience with Clock Domain Crossing (CDC) AnalysisExperience with timing corner selection and library modelsProven track record of successful deep submicron technology node tapeout (including Silicon bring-up)Detailed hands-on knowledge of all aspects of timing closure (including OCV, noise, crosstalk, IR-drop, power/voltage domains/UPF, DFT)Closing DescriptionAlif Semiconductor provides equal employment opportunities to all employees and applicants for employment and and prohibits discrimination and harassment of any type without regard to race, color, religion, age, sex, national origin, disability status, genetics, protected veteran status, sexual orientation, gender identity or expression, or any other characteristic protected by federal, state, or local laws.This policy applies to all terms and conditions of employment, including recruiting, hiring, placement, promotion, termination, layoff, recall, transfer, leaves of absence, compensation, and training.AI DisclaimerWe may use artificial intelligence (AI) tools to support parts of the hiring process, such as reviewing applications, analyzing resumes, or assessing responses. These tools assist our recruitment team but do not replace human judgment. Final hiring decisions are ultimately made by humans. If you would like more information about how your data is processed, please contact us.
Optionally, you can add more information later (benefits, pre-screening questions, etc.)
check_circle

Payment confirmed

A member of the Torre team will contact you shortly

In the meantime, continue adding information to your job opening.